

**GLF1501** POWER 3 A Ultra Low Current Consumption N-channel Power Load Switch with Lower Input Voltage Range and Reverse Current Blocking

#### **Product Specification**

#### DESCRIPTION

The GLF1501 load Switch is a fully integrated 3 A NMOS load switch with  $I_QSmart^{TM}$  advanced technology. The device is targeted for the mobile computing and data storage markets as a high performance, low-cost solution for load switch applications.

The GLF1501 has a constant low on-resistance of 52 m $\Omega$  at room temperature. The fixed rise time helps prevent undesirable inrush current when turned on and the internal EN pin pulldown resistor ensures the device remains in the shutdown mode when disabled. In shutdown mode the GLF1501draws only 6 nA typical at 3.6 V input supply voltage.

The GLF1501 features a reverse current blocking protection. When the GLF1501 is disabled, it prevents reverse current flowing from the output to the input source.

### **FEATURES**

- Supply Voltage Range: 0.85 V to 3.6 V
- Low  $R_{ON}$ : 52 m $\Omega$  Typ at Supply Voltage Range
- IOUT Max: 3 A
- Ultra-Low Iq:
  - $\circ$  ~ 50 nA Typ at 0.85  $V_{\text{IN}}$
  - 60 nA Typ at 1.0 VIN
  - $\circ$  120 nA Typ at 1.5 V<sub>IN</sub>
- Integrated Slew Rate Control Driver
- Reverse Current Blocking Protection When Disabled
- Internal EN Pull-Down Resistor
- Integrated Output Discharge Switch
- HBM: 4 kV, CDM: 2 kV

## **APPLICATIONS**

- Low Power Subsystems
- Wearables
- Data Storage

## PACKAGE



SOT23-5L

#### **APPLICATION DIAGRAM**



# GLF1501 3 A Ultra Low Current Consumption N-channel Load Switch with INTEGRATED POWER Lower Input Voltage Range and Reverse Current Blocking

# ALTERNATE DEVICE OPTIONS

| Part Number  | Top Mark | R <sub>on</sub><br>(Typ) at Vin Range | Output<br>Discharge | EN<br>Activity |
|--------------|----------|---------------------------------------|---------------------|----------------|
| GLF1501-T1G7 | FC       | 52 mΩ                                 | 85 Ω                | High           |

## FUNCTIONAL BLOCK DIAGRAM



**PIN CONFIGURATION** 



Figure 2. SOT23-5L

## PIN DEFINITION

| Pin # | Name | Description                         |
|-------|------|-------------------------------------|
| 1     | Vout | Switch Output                       |
| 2     | GND  | Ground                              |
| 3     | NC   | No connection                       |
| 4     | EN   | Enable to control the switch        |
| 5     | VIN  | Switch Input. Supply Voltage for IC |

**GLF** 3 A Ultra Low Current Consumption N-channel Load Switch with INTEGRATED POWER Lower Input Voltage Range and Reverse Current Blocking

### **ABSOLUTE MAXIMUM RATINGS**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol          | Parameter                                                                        | Min. | Max. | Unit |
|-----------------|----------------------------------------------------------------------------------|------|------|------|
| V <sub>IN</sub> | V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>EN</sub> to GND                      | -0.3 | 4    | V    |
| Іоит            | Maximum Continuous Switch Current                                                |      | 3    | А    |
| PD              | Power Dissipation at $T_A = 25^{\circ}C$                                         |      | 1    | W    |
| Tstg            | Storage Junction Temperature                                                     | -65  | 150  | °C   |
| TA              | Operating Temperature Range                                                      | -40  | 85   | °C   |
| θ <sub>JC</sub> | Thermal Resistance, Junction to Case                                             |      | 90   | °C/W |
| θ <sub>JA</sub> | Thermal Resistance, Junction to Ambient<br>(Measured using 2S2P JEDEC std. PCB.) |      | 180  | °C/W |

#### **ESD** Ratings

| Symbol |                                     | Parameter                         |   |    |  |  |  |
|--------|-------------------------------------|-----------------------------------|---|----|--|--|--|
| HBM    | Electrostatic Discharge Capability  | Human Body Model, JESD22-A114     | 4 | kV |  |  |  |
| CDM    | Electrostatic Discridige Capability | Charged Device Model, JESD22-C101 |   | ĸν |  |  |  |

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol | Parameter                     | Min. | Max. | Unit |
|--------|-------------------------------|------|------|------|
| VIN    | Supply Voltage                | 0.85 | 3.6  | V    |
| TA     | Ambient Operating Temperature | -40  | +85  | °C   |

**GLF** 3 A Ultra Low Current Consumption N-channel Load Switch with INTEGRATED POWER Lower Input Voltage Range and Reverse Current Blocking

# **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}}$  = 0.85 V to 3.6 V and  $T_{\text{A}}$  = 25 °C unless otherwise noted.

| Symbol          | Parameter                                               | Conditions                                                                |                                        |               | Тур. | Ma<br>x. | Units |
|-----------------|---------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|---------------|------|----------|-------|
| Basic Ope       | ration                                                  |                                                                           |                                        |               |      |          |       |
|                 |                                                         | EN = Enable, Iout = 0 mA                                                  | A, VIN = 0.85 V                        |               | 50   |          |       |
|                 |                                                         | EN = Enable, I <sub>OUT</sub> = 0 mA                                      | A, V <sub>IN</sub> = 1.0 V             |               | 60   |          | nA    |
|                 |                                                         | EN = Enable, Iout = 0 mA                                                  |                                        | 120           |      |          |       |
|                 | Quippennt Queront                                       | EN = Enable, Iout = 0 mA                                                  | A, VIN = 2.5 V                         |               | 7    |          |       |
| lq              | Quiescent Current                                       | EN = Enable, Iout = 0 mA                                                  | A, VIN = 3.0 V                         |               | 16   |          |       |
|                 |                                                         | $EN = Enable, I_{OUT} = 0 mA$                                             | A, V <sub>IN</sub> = 3.3 V             |               | 22   |          | μA    |
|                 |                                                         | EN = Enable, Iout = 0 mA                                                  | A, VIN = 3.6 V                         |               | 30   |          |       |
|                 |                                                         | EN = Enable, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 3.6 V, Ta = 85 °C |                                        |               | 46   |          | 1     |
|                 | Shutdown Current                                        | $EN = Disable, I_{OUT} = 0 mA, V_{IN} = 0.85 V$                           |                                        |               | 4    |          | nA    |
|                 |                                                         | $EN = Disable$ , $I_{OUT} = 0$ mA, $V_{IN} = 1.0$ V                       |                                        |               | 4    |          |       |
|                 |                                                         | EN = Disable, $I_{OUT} = 0$ mA, $V_{IN} = 1.2$ V                          |                                        |               | 4    |          |       |
| la-             |                                                         | EN = Disable, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 2.5 V            |                                        |               | 4    |          |       |
| Isd             |                                                         | EN = Disable, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 3.0 V            |                                        |               | 5    |          |       |
|                 |                                                         | EN = Disable, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 3.3 V            |                                        |               | 5    |          |       |
|                 |                                                         | EN = Disable, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 3.6 V            |                                        |               | 6    | 10       |       |
|                 |                                                         | EN = Disable, I <sub>OUT</sub> = 0 m/                                     | A, V <sub>IN</sub> = 3.6 V, Ta = 85 °C | $\mathcal{N}$ | 820  | 950      |       |
| Davi            | On Registeres                                           | $V_{IN} = 0.85 \text{ V}$ to 3.6 V                                        | Ta = 25 °C                             |               | 52   | 63       | mΩ    |
| Ron             | On-Resistance                                           | louт = 300 mA                                                             | Ta = 85 °C                             |               | 62   | 71       | 11122 |
| V               | EN Input Logic Lligh Voltage                            | $V_{IN} = 0.85 \text{ V to } 1.5 \text{ V}$                               | V <sub>IN</sub> = 0.85 V to 1.5 V      |               |      |          | V     |
| VIH             | EN Input Logic High Voltage                             | V <sub>IN</sub> = 1.5 V to 3.6 V                                          |                                        | 1.1           |      |          | V     |
|                 |                                                         | V <sub>IN</sub> = 0.85 V to 1.5 V                                         |                                        |               |      | 0.2      | V     |
| VIL             | EN Input Logic Low Voltage $V_{IN} = 1.5 \vee 3.6 \vee$ |                                                                           |                                        |               | 0.5  | V        |       |
| R <sub>EN</sub> | EN pull down resistance                                 | Internal Resistance                                                       |                                        |               | 10   |          | MΩ    |
| RDSC            | Output Discharge Resistance (1                          | ) EN = GND                                                                |                                        |               | 85   |          | Ω     |

Notes: 1. Output discharge path is disabled when main switch is off.

**GLF** 3 A Ultra Low Current Consumption N-channel Load Switch with INTEGRATED POWER Lower Input Voltage Range and Reverse Current Blocking

## **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}}$  = 0.85 V to 3.6 V and  $T_{\text{A}}$  = 25 °C unless otherwise noted.

| Symbol            | Parameter                                                        | Conditions               | Min.       | Тур. | Max. | Units |
|-------------------|------------------------------------------------------------------|--------------------------|------------|------|------|-------|
| Switching         | Characteristics <sup>(2)</sup>                                   |                          |            |      |      |       |
|                   |                                                                  | V <sub>IN</sub> = 0.85 V |            | 2200 |      |       |
|                   | Rout = 150 Ω, Cout = 0.1 μF V                                    | V <sub>IN</sub> = 1.2 V  |            | 300  |      |       |
| t <sub>dON</sub>  |                                                                  | V <sub>IN</sub> = 3.3 V  |            | 145  |      |       |
|                   |                                                                  | V <sub>IN</sub> = 3.6 V  |            | 125  |      |       |
|                   |                                                                  | V <sub>IN</sub> = 0.85 V |            | 3250 |      |       |
| 4-                | $t_R$ $V_{OUT}$ Rise Time<br>Rout = 150 $\Omega$ , Cout = 0.1 µF | V <sub>IN</sub> = 1.2 V  |            | 500  |      |       |
| ١R                |                                                                  | V <sub>IN</sub> = 3.3 V  |            | 400  |      |       |
|                   |                                                                  | V <sub>IN</sub> = 3.6 V  |            | 390  |      |       |
|                   |                                                                  | V <sub>IN</sub> = 0.85 V |            | 50   |      | μs    |
|                   | Turn-Off Delay                                                   | V <sub>IN</sub> = 1.2 V  |            | 5    |      |       |
| t <sub>dOFF</sub> | Rout = 150 $\Omega$ , Cout = 0.1 $\mu$ F                         | V <sub>IN</sub> = 3.3 V  |            | 1    |      |       |
|                   |                                                                  | V <sub>IN</sub> = 3.6 V  |            | 0.6  |      |       |
|                   |                                                                  | V <sub>IN</sub> = 0.85 V |            | 25   |      |       |
| t⊧                | Vout Fall Time                                                   | V <sub>IN</sub> = 1.2 V  |            | 17   |      |       |
| LF .              | $R_{OUT} = 150 \ \Omega, \ C_{OUT} = 0.1 \ \mu F$                | V <sub>IN</sub> = 3.3 V  |            | 12   | _    |       |
|                   |                                                                  | V <sub>IN</sub> = 3.6 V  | $\bigcirc$ | 11   |      |       |

Notes: 2. By design; characterized, not production tested.  $t_{ON} = t_{dON} + t_R$ ,  $t_{OFF} = t_{dOFF} + t_F$ 

### TIMING DIAGRAM



Figure 3. Timing Diagram

# TYPICAL PERFORMANCE CHARACTERISTICS



T., JUNCTION TEMPERATURE (°C)

Figure 9. EN Input Logic Low Threshold Vs. Temperature

Figure 8. EN Input Logic High Threshold Vs. Temperature

3 A Ultra Low Current Consumption N-channel Load Switch with POWER Lower Input Voltage Range and Reverse Current Blocking







# APPLICATION INFORMATION

The GLF1501 is a fully integrated 3 A NMOS load switch with fixed slew rate control to limit the inrush current during turn on. Each device is capable of operating over a wide input range from 0.85 V to 3.6 V with very low on-resistance to reduce conduction loss. In the off state, these devices consume very low leakage current, avoiding unwanted standby current from the input power supply.

#### **Input Capacitor**

INTEGRATED

A capacitor is recommended to be placed close to the  $V_{IN}$  pin to reduce the voltage drop on the input power rail caused by transient inrush current at start-up. A higher input capacitor value can be used to further attenuate the input voltage drop.

## **Output Capacitor**

An output capacitor is recommended to minimize voltage undershoot on the output pin during the transition when the switch is turned off. Undershoot can be caused by parasitic inductance from board traces or intentional load inductances. If load inductances do exist, use of an output capacitor can improve output voltage stability and system reliability. The  $C_{OUT}$  capacitor should be placed close to the VOUT and GND pins.

#### **Reverse Current Blocking**

The GLF1501 has a built-in reverse current blocking protection. When the device is disabled, the reverse current blocking protection is activated to prevent the reverse current from the Vout to the Vin source.

#### EN pin

The GLF1501 can be activated by EN pin high signal. Note that the EN pin has an internal pull-down resistor to maintain a reliable status without EN signal applied from an external controller.

#### Board Layout

All traces should be as short as possible to minimize parasitic inductance effect. Wide traces for VIN, VOUT, and GND will help reduce signal degradation and parasitic effects during dynamic operations as well as improve the thermal performance at high load current.

## PACKAGE OUTLINE

| Size<br>Mark | Min(mm) | Max(mm)  | Size<br>Mark | Min(mm) | Max(mm) |
|--------------|---------|----------|--------------|---------|---------|
| А            | 2.82    | 3.02     | С            | 1.05    | 1.15    |
| е            | 0.9     | 95 (BSC) | C1           | 0.03    | 0.15    |
| b            | 0.28    | 0.45     | C2           | 0.12    | 0.23    |
| В            | 1.50    | 1.70     | L            | 0.35    | 0.55    |
| B1           | 2.60    | 3.00     | θ            | 0°      | 8°      |



**GLF** 3 A Ultra Low Current Consumption N-channel Load Switch with INTEGRATED POWER Lower Input Voltage Range and Reverse Current Blocking

#### TAPE AND REEL INFORMATION

# REEL DIMENSIONS QUADRANT ASSIGNMENTS PIN 1 ORIENTATION TAPE

#### TAPE DIMENSIONS





| Device       | Package | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel Width<br>W1 | A0   | В0   | К0   | P1 | W | Pin1 |
|--------------|---------|------|------|--------------------------|------------------|------|------|------|----|---|------|
| GLF1501-T1G7 | SOT23-5 | 5    | 3000 | 178                      | 9                | 3.25 | 3.30 | 1.38 | 4  | 8 | Q3   |

Remark:

A0: Dimension designed to accommodate the component width

B0: Dimension designed to accommodate the component length

C0: Dimension designed to accommodate the component thickness

W: Overall width of the carrier tape

P1: Pitch between successive cavity centers



#### 3 A Ultra Low Current Consumption N-channel Load Switch with ER Lower Input Voltage Range and Reverse Current Blocking

#### **SPECIFICATION DEFINITIONS**

| Document<br>Type             | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                  | Product Status          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Target<br>Specification      | This is a target specification intended to support exploration and discussion<br>of critical needs for a proposed or target device. Spec limits including<br>typical, minimum, and maximum values are desired, or target, limits. GLF<br>reserves the right to change limits at any time without warning or<br>notification. A target specification in no way guarantees future production of<br>the device in question. | Design /<br>Development |
| Preliminary<br>Specification | This is a draft version of a product specification. The specification is still<br>under internal review and subject to change. GLF reserves the right to<br>change the specification at any time without warning or notification. A<br>preliminary specification in no way guarantees future production of the<br>device in question.                                                                                    | Qualification           |
| Product<br>Specification     | This document represents the anticipated production performance characteristics of the device.                                                                                                                                                                                                                                                                                                                           | Production              |

#### DISCLAIMERS

Information in this document is believed to be accurate and reliable, however GLF assumes no liability for errors or omissions. Device performance may be impacted by testing methods and application use cases. Users are responsible to independently evaluate the applicability, usability, and suitability of GLF devices in their application.

In no case will GLF be liable for incidental, indirect, or consequential damages associated with the use, mis-use, or sale of its product. Customers are wholly responsible to assure GLF devices meet their system level and end product requirements. GLF retains the right to change the information provided in this data sheet without notice.